# **Chapter 3**

**Arithmetic for Computers** 

### **Arithmetic for Computers**

- Operations on integers
  - Addition and subtraction
  - Multiplication and division
  - Dealing with overflow
- Floating-point real numbers
  - Representation and operations

### **Integer Addition**

Example: 7 + 6



- Overflow if result out of range
  - Adding +ve and –ve operands, no overflow
  - Adding two +ve operands
    - Overflow if result sign is 1
  - Adding two –ve operands
    - Overflow if result sign is 0

### Integer Subtraction

- Add negation of second operand
- Example: 7 6 = 7 + (-6)

```
+7: 0000 0000 ... 0000 0111
```

<u>-6</u>: 1111 1111 ... 1111 1010

+1: 0000 0000 ... 0000 0001

- Overflow if result out of range
  - Subtracting two +ve or two –ve operands, no overflow
  - Subtracting +ve from –ve operand
    - Overflow if result sign is 0
  - Subtracting –ve from +ve operand
    - Overflow if result sign is 1

### **Dealing with Overflow**

- Some languages (e.g., C) ignore overflow
  - Use MIPS addu, addui, subu instructions
- Other languages (e.g., Ada, Fortran) require raising an exception
  - Use MIPS add, addi, sub instructions
  - On overflow, invoke exception handler
    - Save PC in exception program counter (EPC) register
    - Jump to predefined handler address
    - mfc0 (move from coprocessor reg) instruction can retrieve EPC value, to return after corrective action

#### **Arithmetic for Multimedia**

- Graphics and media processing operates on vectors of 8-bit and 16-bit data
  - Use 64-bit adder, with partitioned carry chain
    - Operate on 8×8-bit, 4×16-bit, or 2×32-bit vectors
  - SIMD (single-instruction, multiple-data)
- Saturating operations
  - On overflow, result is largest representable value
    - c.f. 2s-complement modulo arithmetic
  - E.g., clipping in audio, saturation in video

# Multiplication

Start with long-multiplication approach





### **Multiplication Hardware**



# **Optimized Multiplier**

Perform steps in parallel: add/shift



- One cycle per partial-product addition
  - That's ok, if frequency of multiplications is low

### **Faster Multiplier**

- Uses multiple adders
  - Cost/performance tradeoff



- Can be pipelined
  - Several multiplication performed in parallel

### **MIPS Multiplication**

- Two 32-bit registers for product
  - HI: most-significant 32 bits
  - LO: least-significant 32-bits
- Instructions
  - mult rs, rt / multu rs, rt
    - 64-bit product in HI/LO
  - mfhi rd / mflo rd
    - Move from HI/LO to rd
    - Can test HI value to see if product overflows 32 bits
  - mul rd, rs, rt
    - Least-significant 32 bits of product -> rd

#### **Division**



*n*-bit operands yield *n*-bit quotient and remainder

- Check for 0 divisor
- Long division approach
  - If divisor ≤ dividend bits
    - 1 bit in quotient, subtract
  - Otherwise
    - 0 bit in quotient, bring down next dividend bit
- Restoring division
  - Do the subtract, and if remainder goes < 0, add divisor back</li>
- Signed division
  - Divide using absolute values
  - Adjust sign of quotient and remainder as required

#### **Division Hardware**





### **Optimized Divider**



- One cycle per partial-remainder subtraction
- Looks a lot like a multiplier!
  - Same hardware can be used for both

#### **Faster Division**

- Can't use parallel hardware as in multiplier
  - Subtraction is conditional on sign of remainder
- Faster dividers (e.g. SRT devision)
   generate multiple quotient bits per step
  - Still require multiple steps

#### **MIPS Division**

- Use HI/LO registers for result
  - HI: 32-bit remainder
  - LO: 32-bit quotient
- Instructions
  - div rs, rt / divu rs, rt
  - No overflow or divide-by-0 checking
    - Software must perform checks if required
  - Use mfhi, mflo to access result

# Floating Point

- Representation for non-integral numbers
  - Including very small and very large numbers
- Like scientific notation



- In binary
  - $\bullet$  ±1. $xxxxxxxx_2 \times 2^{yyyy}$
- Types float and double in C

#### Floating Point Standard

- Defined by IEEE Std 754-1985
- Developed in response to divergence of representations
  - Portability issues for scientific code
- Now almost universally adopted
- Two representations
  - Single precision (32-bit)
  - Double precision (64-bit)

# **IEEE Floating-Point Format**

single: 8 bits single: 23 bits double: 11 bits double: 52 bits

S Exponent Fraction

$$x = (-1)^{S} \times (1 + Fraction) \times 2^{(Exponent-Bias)}$$

- S: sign bit  $(0 \Rightarrow \text{non-negative}, 1 \Rightarrow \text{negative})$
- Normalize significand: 1.0 ≤ |significand| < 2.0</p>
  - Always has a leading pre-binary-point 1 bit, so no need to represent it explicitly (hidden bit)
  - Significand is Fraction with the "1." restored
- Exponent: excess representation: actual exponent + Bias
  - Ensures exponent is unsigned
  - Single: Bias = 127; Double: Bias = 1203

### Single-Precision Range

- Exponents 00000000 and 11111111 reserved
- Smallest value
  - Exponent: 00000001⇒ actual exponent = 1 - 127 = -126
  - Fraction:  $000...00 \Rightarrow \text{significand} = 1.0$
  - $\pm 1.0 \times 2^{-126} \approx \pm 1.2 \times 10^{-38}$
- Largest value
  - exponent: 111111110⇒ actual exponent = 254 - 127 = +127
  - Fraction: 111...11 ⇒ significand ≈ 2.0
  - $\pm 2.0 \times 2^{+127} \approx \pm 3.4 \times 10^{+38}$

#### **Double-Precision Range**

- Exponents 0000...00 and 1111...11 reserved
- Smallest value
  - Exponent: 0000000001⇒ actual exponent = 1 - 1023 = -1022
  - Fraction:  $000...00 \Rightarrow \text{significand} = 1.0$
  - $\pm 1.0 \times 2^{-1022} \approx \pm 2.2 \times 10^{-308}$
- Largest value

  - Fraction: 111...11 ⇒ significand ≈ 2.0
  - $\pm 2.0 \times 2^{+1023} \approx \pm 1.8 \times 10^{+308}$

### Floating-Point Precision

- Relative precision
  - all fraction bits are significant
  - Single: approx 2<sup>-23</sup>
    - Equivalent to 23 x log<sub>10</sub>2 ≈ 23 x 0.3 ≈ 6 decimal digits of precision
  - Double: approx 2<sup>-52</sup>
    - Equivalent to 52 x log<sub>10</sub>2 ≈ 52 x 0.3 ≈ 16 decimal digits of precision

### Floating-Point Example

- Represent –0.75
  - $-0.75 = (-1)^1 \times 1.1_2 \times 2^{-1}$
  - S = 1
  - Fraction =  $1000...00_2$
  - Exponent = -1 + Bias
    - Single:  $-1 + 127 = 126 = 011111110_2$
    - Double:  $-1 + 1023 = 1022 = 0111111111110_2$
- Single: 1011111101000...00
- Double: 10111111111101000...00

### Floating-Point Example

 What number is represented by the singleprecision float

11000000101000...00

- S = 1
- Fraction =  $01000...00_2$
- Fxponent =  $10000001_2 = 129$

$$x = (-1)^{1} \times (1 + 01_{2}) \times 2^{(129 - 127)}$$

$$= (-1) \times 1.25 \times 2^{2}$$

$$= -5.0$$

#### Floating-Point Addition

- Consider a 4-digit decimal example
  - $\bullet$  9.999 × 10<sup>1</sup> + 1.610 × 10<sup>-1</sup>
- 1. Align decimal points
  - Shift number with smaller exponent
  - $\bullet$  9.999 × 10<sup>1</sup> + 0.016 × 10<sup>1</sup>
- 2. Add significands
  - $\mathbf{9.999 \times 10^1 + 0.016 \times 10^1 = 10.015 \times 10^1}$
- 3. Normalize result & check for over/underflow
  - $\bullet$  1.0015 × 10<sup>2</sup>
- 4. Round and renormalize if necessary
  - $1.002 \times 10^2$

### Floating-Point Addition

- Now consider a 4-digit binary example
  - $1.000_2 \times 2^{-1} + -1.110_2 \times 2^{-2} (0.5 + -0.4375)$
- 1. Align binary points
  - Shift number with smaller exponent
  - $1.000_2 \times 2^{-1} + -0.111_2 \times 2^{-1}$
- 2. Add significands
  - $1.000_2 \times 2^{-1} + -0.111_2 \times 2^{-1} = 0.001_2 \times 2^{-1}$
- 3. Normalize result & check for over/underflow
  - $1.000_2 \times 2^{-4}$ , with no over/underflow
- 4. Round and renormalize if necessary
  - $-1.000_2 \times 2^{-4}$  (no change) = 0.0625

#### **FP Adder Hardware**

- Much more complex than integer adder
- Doing it in one clock cycle would take too long
  - Much longer than integer operations
  - Slower clock would penalize all instructions
- FP adder usually takes several cycles
  - Can be pipelined

#### **FP Adder Hardware**



#### **FP Arithmetic Hardware**

- FP multiplier is of similar complexity to FP adder
  - But uses a multiplier for significands instead of an adder
- FP arithmetic hardware usually does
  - Addition, subtraction, multiplication, division, reciprocal, square-root
  - FP ↔ integer conversion
- Operations usually takes several cycles
  - Can be pipelined

#### **FP Instructions in MIPS**

- FP hardware is coprocessor 1
  - Adjunct processor that extends the ISA
- Separate FP registers
  - 32 single-precision: \$f0, \$f1, ... \$f31
  - Paired for double-precision: \$f0/\$f1, \$f2/\$f3, ...
    - Release 2 of MIPs ISA supports 32 x 64-bit FP reg's
- FP instructions operate only on FP registers
  - Programs generally don't do integer ops on FP data, or vice versa
  - More registers with minimal code-size impact
- FP load and store instructions
  - lwc1, ldc1, swc1, sdc1
    - e.g., ldc1 \$f8, 32(\$sp)

#### **FP Instructions in MIPS**

- Single-precision arithmetic
  - add.s, sub.s, mul.s, div.s
    - e.g., add.s \$f0, \$f1, \$f6
- Double-precision arithmetic
  - add.d, sub.d, mul.d, div.d
    - e.g., mul.d \$f4, \$f4, \$f6
- Single- and double-precision comparison
  - c.xx.s, c.xx.d (xx is eq, lt, le, ...)
  - Sets or clears FP condition-code bit
    - e.g. c.lt.s \$f3, \$f4
- Branch on FP condition code true or false
  - bc1t, bc1f
    - e.g., bc1t TargetLabel

#### FP Example: °F to °C

C code:

```
float f2c (float fahr) {
  return ((5.0/9.0)*(fahr - 32.0));
}
```

- fahr in \$f12, result in \$f0, literals in global memory space
- Compiled MIPS code:

#### FP Example: Array Multiplication

- $X = X + Y \times Z$ 
  - All 32 × 32 matrices, 64-bit double-precision elements
- C code:

Addresses of x, y, z in \$a0, \$a1, \$a2, and i, j, k in \$s0, \$s1, \$s2

#### FP Example: Array Multiplication

#### MIPS code:

```
li $t1, 32
                   # $t1 = 32 (row size/loop end)
   1i $s0, 0
                   # i = 0; initialize 1st for loop
L1: li \$s1, 0 # j = 0; restart 2nd for loop
L2: li \$s2, 0 # k = 0; restart 3rd for loop
   addu t2, t2, s1 # t2 = i * size(row) + j
   sll $t2, $t2, 3 # $t2 = byte offset of [i][j]
   addu t2, a0, t2 \# t2 = byte address of <math>x[i][j]
   1.d f4, 0(f2) # f4 = 8 bytes of x[i][j]
L3: s11 $t0, $s2, 5 # $t0 = k * 32 (size of row of z)
   addu t0, t0, s1 # t0 = k * size(row) + j
   sll $t0, $t0, 3 # $t0 = byte offset of [k][j]
   addu t0, a2, t0 # t0 = byte address of <math>z[k][j]
   1.d f16, 0(t0) # f16 = 8 bytes of z[k][j]
```

•••

#### FP Example: Array Multiplication

\$11 \$t0, \$s0, 5 # \$t0 = i\*32 (size of row of y)addu t0, t0, s2 # t0 = i\*size(row) + ksll \$t0, \$t0, 3 # \$t0 = byte offset of [i][k] addu \$t0, \$a1, \$t0 # \$t0 = byte address of y[i][k] 1.d f18, 0(t0) # f18 = 8 bytes of y[i][k]mul.d f16, f18, f16 # f16 = y[i][k] \* z[k][j]add.d f4, f4, f4 # f4=x[i][j] + y[i][k]\*z[k][j]addiu \$s2, \$s2, 1 # \$k k + 1 bne \$s2, \$t1, L3 # if (k != 32) go to L3 s.d f4, O(t2) # x[i][j] = f4addiu \$s1, \$s1, 1 # \$j = j + 1bne \$s1, \$t1, L2 # if (j != 32) go to L2

bne \$s0, \$t1, L1 # if (i != 32) go to L1

#\$i = i + 1

addiu \$s0, \$s0, 1

#### MIPS assembly pseudoinstructions

| Instr | Comment           | Example              | Implementation                             |
|-------|-------------------|----------------------|--------------------------------------------|
| blt   | Branch less than  | blt \$t1, \$s1, L1   | slt \$t0, \$t1, \$s1; bne \$t0, \$0, L1    |
| bgt   | Branch great than | bgt \$t1, \$s1, L2   | slt \$t0, \$s1, \$t1; bne \$t0, \$0, L2    |
| ble   | Branch less equal | ble \$t1, \$s1, L3   | slt \$t0, \$s1, \$t2; beq \$t0, \$0, L3    |
| bge   | Branch less equal | bge \$t1, \$s1, L4   | slt \$t0, \$t1, \$s1; beq \$t0, \$0, L4    |
| neg   | Negates           | neg \$t1, \$s1       | sub \$t1, \$0, \$s1                        |
| not   | Bitwise not       | not \$t1, \$s1       | nor \$t1, \$s1, \$0                        |
| li    | Load immediate    | li \$t1, 0xA3F0E     | lui \$t1, 0x000A; ori \$t1, \$t1, 0x3F0E   |
| la    | Load address      | la \$a0, addr        | lui \$t1, addr(u); ori \$t1, \$t1, addr(l) |
| move  | Move registers    | move \$t1, \$s1      | add \$t1, \$s1, \$0                        |
| sge   | Set great equal   | sge \$t1, \$s1, \$s2 | ?                                          |
| sgt   | Set great than    | sgt \$t1, \$s1, \$s2 | ?                                          |

#### **Accurate Arithmetic**

- IEEE Std 754 specifies additional rounding control
  - Extra bits of precision (guard, round, sticky)
  - Choice of rounding modes
  - Allows programmer to fine-tune numerical behavior of a computation
- Not all FP units implement all options
  - Most programming languages and FP libraries just use defaults
- Trade-off between hardware complexity, performance, and market requirements

#### **Subword Parallellism**

- Graphics and audio applications can take advantage of performing simultaneous operations on short vectors
  - Example: 128-bit adder:
    - Sixteen 8-bit adds
    - Eight 16-bit adds
    - Four 32-bit adds
- Also called data-level parallelism, vector parallelism, or Single Instruction, Multiple Data (SIMD)

#### x86 FP Architecture

- Originally based on 8087 FP coprocessor
  - 8 x 80-bit extended-precision registers
  - Used as a push-down stack
  - Registers indexed from TOS: ST(0), ST(1), ...
- FP values are 32-bit or 64 in memory
  - Converted on load/store of memory operand
  - Integer operands can also be converted on load/store
- Very difficult to generate and optimize code
  - Result: poor FP performance

### **x86 FP Instructions**

| Data transfer                                  | Arithmetic                                                                               | Compare                     | Transcendental                            |
|------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------|
| FILD mem/ST(i) FISTP mem/ST(i) FLDPI FLD1 FLDZ | FIADDP mem/ST(i) FISUBRP mem/ST(i) FIMULP mem/ST(i) FIDIVRP mem/ST(i) FSQRT FABS FRNDINT | FICOMP FIUCOMP FSTSW AX/mem | FPATAN F2XMI FCOS FPTAN FPREM FPSIN FYL2X |

#### Optional variations

- I: integer operand
- P: pop operand from stack
- R: reverse operand order
- But not all combinations allowed

### **Streaming SIMD Extension 2 (SSE2)**

- Adds 4 × 128-bit registers
  - Extended to 8 registers in AMD64/EM64T
- Can be used for multiple FP operands
  - 2 × 64-bit double precision
  - 4 × 32-bit double precision
  - Instructions operate on them simultaneously
    - Single-Instruction Multiple-Data

#### Unoptimized code:

```
1. void dgemm (int n, double* A, double* B, double* C)
2. {
3. for (int i = 0; i < n; ++i)
4.
     for (int j = 0; j < n; ++j)
5.
6.
      double cij = C[i+j*n]; /* cij = C[i][j] */
7.
      for (int k = 0; k < n; k++)
8.
      cij += A[i+k*n] * B[k+j*n]; /* cij += A[i][k]*B[k][j] */
  C[i+j*n] = cij; /* C[i][j] = cij */
9.
10.
11. }
```

#### x86 assembly code:

```
1. vmovsd (%r10), %xmm0 # Load 1 element of C into %xmm0
2. mov %rsi, %rcx # register %rcx = %rsi
3. xor %eax, %eax
                 # register %eax = 0
4. vmovsd (%rcx), %xmm1 # Load 1 element of B into %xmm1
5. add r9, rcx # register rcx = rcx + register
6. vmulsd (%r8,%rax,8),%xmm1,%xmm1 # Multiply %xmm1,
element of A
7. add \$0x1, \$rax # register \$rax = \$rax + 1
8. cmp %eax, %edi # compare %eax to %edi
9. vaddsd %xmm1, %xmm0, %xmm0 # Add %xmm1, %xmm0
10. jg 30 \langle dgemm + 0x30 \rangle # jump if eax > edi
11. add \$0x1,\$r11d # register \$r11 = \$r11 + 1
12. vmovsd %xmm0, (%r10) # Store %xmm0 into C element
```

#### Optimized C code:

```
1. #include <x86intrin.h>
2. void dgemm (int n, double* A, double* B, double* C)
3. {
4. for (int i = 0; i < n; i+=4)
5.
   for ( int j = 0; j < n; j++ ) {
       m256d c0 = mm256 load pd(C+i+j*n); /* c0 = C[i][j]
6.
* /
7.
  for ( int k = 0; k < n; k++ )
     c0 = mm256 \text{ add } pd(c0, /* c0 += A[i][k]*B[k][j] */
8.
9.
                mm256 mul pd(mm256 load pd(A+i+k*n),
                mm256 broadcast sd(B+k+j*n));
10.
     mm256 store pd(C+i+j*n, c0); /* C[i][j] = c0 */
11.
12.
13. }
```

#### Optimized x86 assembly code:

```
1. vmovapd (%r11), %ymm0  # Load 4 elements of C into %ymm0
2. mov %rbx, %rcx
                # register %rcx = %rbx
                # register %eax = 0
3. xor %eax, %eax
4. vbroadcastsd (%rax, %r8,1), %ymm1 # Make 4 copies of B element
5. add $0x8,%rax
                # register %rax = %rax + 8
6. vmulpd (%rcx), %ymm1, %ymm1 # Parallel mul %ymm1, 4 A elements
7. add %r9,%rcx
                    # register %rcx = %rcx + %r9
8. cmp %r10,%rax
                       # compare %r10 to %rax
9. vaddpd %ymm1,%ymm0,%ymm0 # Parallel add %ymm1, %ymm0
10. jne 50 <dqemm+0x50> # jump if not %r10 != %rax
                       # register % esi = % esi + 1
11. add $0x1, %esi
12. vmovapd %ymm0, (%r11) # Store %ymm0 into 4 C elements
```

### **Right Shift and Division**

- Left shift by i places multiplies an integer by 2<sup>i</sup>
- Right shift divides by 2<sup>i</sup>?
  - Only for unsigned integers
- For signed integers
  - Arithmetic right shift: replicate the sign bit
  - e.g., -5 / 4
    - $\blacksquare$  11111011<sub>2</sub> >> 2 = 111111110<sub>2</sub> = -2
    - Rounds toward -∞
  - c.f.  $11111011_2 >>> 2 = 001111110_2 = +62$

# **Associativity**

- Parallel programs may interleave operations in unexpected orders
  - Assumptions of associativity may fail

|   |           | (x+y)+z  | x+(y+z)   |
|---|-----------|----------|-----------|
| X | -1.50E+38 |          | -1.50E+38 |
| У | 1.50E+38  | 0.00E+00 |           |
| Z | 1.0       | 1.0      | 1.50E+38  |
|   |           | 1.00E+00 | 0.00E+00  |

 Need to validate parallel programs under varying degrees of parallelism

| MIPS core instructions           | Name  | Format | MIPS arithmetic core                | Name  | Format |
|----------------------------------|-------|--------|-------------------------------------|-------|--------|
| add                              | add   | R      | multiply                            | mult  | R      |
| add immediate                    | addi  | 1      | multiply unsigned                   | multu | R      |
| add unsigned                     | addu  | R      | divide                              | div   | R      |
| add immediate unsigned           | addiu | 1      | divide unsigned                     | divu  | R      |
| subtract                         | sub   | R      | move from Hi                        | mfhi  | R      |
| subtract unsigned                | subu  | R      | move from Lo                        | mflo  | R      |
| AND                              | AND   | R      | move from system control (EPC)      | mfc0  | R      |
| AND immediate                    | ANDi  | 1      | floating-point add single           | add.s | R      |
| OR                               | OR    | R      | floating-point add double           | add.d | R      |
| OR immediate                     | ORi   | 1      | floating-point subtract single      | sub.s | R      |
| NOR                              | NOR   | R      | floating-point subtract double      | sub.d | R      |
| shift left logical               | s11   | R      | floating-point multiply single      | mul.s | R      |
| shift right logical              | srl   | R      | floating-point multiply double      | mul.d | R      |
| load upper immediate             | lui   | 317    | floating-point divide single        | div.s | R      |
| load word                        | 1w    | 1      | floating-point divide double        | div.d | R      |
| store word                       | SW    | 1      | load word to floating-point single  | lwc1  | ï      |
| load halfword unsigned           | 1hu   | 1      | store word to floating-point single | swc1  | 1      |
| store halfword                   | sh    | 1      | load word to floating-point double  | 1dc1  | 1      |
| load byte unsigned               | 1bu   | §1     | store word to floating-point double | sdcl  | 1      |
| store byte                       | sb    | 1      | branch on floating-point true       | bc1t  | i i    |
| load linked (atomic update)      | 11    | 1      | branch on floating-point false      | bc1f  | 1      |
| store cond. (atomic update)      | SC    | 1      | floating-point compare single       | C.X.S | R      |
| branch on equal                  | beq   | 1/     | (x = eq, neq, lt, le, gt, ge)       |       |        |
| branch on not equal              | bne   | - 31   | floating-point compare double       | c.x.d | R      |
| jump                             | j     | J      | (x = eq, neq, lt, le, gt, ge)       |       |        |
| jump and link                    | jal   | J      |                                     |       |        |
| jump register                    | jr    | R      |                                     |       |        |
| set less than                    | slt   | R      |                                     |       |        |
| set less than immediate          | sīti  | 1      |                                     |       |        |
| set less than unsigned           | sltu  | R      |                                     |       |        |
| set less than immediate unsigned | sltiu | 1      |                                     |       |        |

FIGURE 3.26 The MIPS instruction set. This book concentrates on the instructions in the left column. This information is also found in columns 1 and 2 of the MIPS Reference Data Card at the front of this book.

| Remaining MIPS-32                 | Name    | Format | Pseudo MIPS                                    | Name  | Format   |
|-----------------------------------|---------|--------|------------------------------------------------|-------|----------|
| exclusive or (rs ⊕ rt)            | xor     | R      | absolute value                                 | abs   | rd,rs    |
| exclusive or immediate            | xori    | 1      | negate (signed or <u>u</u> nsigned)            | negs  | rd,rs    |
| shift right arithmetic            | sra     | R      | rotate left                                    | rol   | rd,rs,rt |
| shift left logical variable       | sllv    | R      | rotate right                                   | ror   | rd,rs,rt |
| shift right logical variable      | srlv    | R      | multiply and don't check oflw (signed or uns.) | mu1s  | rd,rs,rt |
| shift right arithmetic variable   | srav    | R      | multiply and check offw (signed or uns.)       | mulos | rd,rs,rt |
| move to Hi                        | mthi    | R      | divide and check overflow                      | div   | rd,rs,rt |
| move to Lo                        | mtlo    | R      | divide and don't check overflow                | divu  | rd,rs,rt |
| load halfword                     | 1.h     | 1      | remainder (signed or unsigned)                 | rems  | rd,rs,rt |
| load byte                         | 16      | 1      | load immediate                                 | li    | rd,imm   |
| load word left (unaligned)        | TwT     | 1      | load address                                   | 1 a   | rd,addr  |
| load word right (unaligned)       | Twr     | 1      | load double                                    | 1d    | rd,addr  |
| store word left (unaligned)       | sw1     | 1      | store double                                   | sd    | rd,addr  |
| store word right (unaligned)      | SWr     | - 1    | unaligned load word                            | ulw   | rd,addr  |
| load linked (atomic update)       | 11      | t      | unaligned store word                           | USW   | rd,addr  |
| store cond. (atomic update)       | SC      | 1      | unaligned load halfword (signed or uns.)       | ulhs  | rd,addr  |
| move if zero                      | movz    | R      | unaligned store halfword                       | ush   | rd,addr  |
| move if not zero                  | movn    | R      | branch                                         | b     | Label    |
| multiply and add (S or uns.)      | madds   | R      | branch on equal zero                           | beqz  | rs,L     |
| multiply and subtract (S or uns.) | msubs   | - 1    | branch on compare (signed or unsigned)         | bxs   | rs,rt,L  |
| branch on ≥ zero and link         | bgezal  | 1      | (x = It, Ie, gt, ge)                           |       |          |
| branch on < zero and link         | bltzal  | E      | set equal                                      | seq   | rd,rs,rt |
| jump and link register            | jaln    | R      | set not equal                                  | sne   | rd,rs,rt |
| branch compare to zero            | bxz     | 1      | set on compare (signed or unsigned)            | 5 X 5 | rd,rs,rt |
| branch compare to zero likely     | bxz1    | - 1    | (x = 1t, 1e, gt, ge)                           |       |          |
| (x = 1t, 1e, gt, ge)              |         |        | load to floating point (s or d)                | 1.f   | rd,addr  |
| branch compare reg likely         | bx1     | 1      | store from floating point (s or d)             | s.f   | rd,addr  |
| trap if compare reg               | tx      | R      | 1870 Wes 5-20.                                 |       | 10000    |
| trap if compare immediate         | txi     | - 1    |                                                |       |          |
| (x = eq, neq, lt, le, gt, ge)     |         |        | 1                                              |       |          |
| return from exception             | rfe     | R      | 1                                              |       |          |
| system call                       | syscall | 1316   |                                                |       |          |
| break (cause exception)           | break   | 1      |                                                |       |          |
| move from FP to integer           | mfc1    | R      | 1                                              |       |          |
| move to FP from integer           | mtc1    | R      | 1                                              |       |          |
| FP move (s or d)                  | mov.f   | R      | 1                                              |       |          |
| FP move if zero (s or d)          | movz.f  | R      | 1                                              |       |          |
| FP move if not zero (s or d)      | movn.f  | R      | 1                                              |       |          |
| FP square root (s or d)           | sqrt.f  | R      | -                                              |       |          |
| FP absolute value (s or d)        | abs.f   | R      | +                                              |       |          |
|                                   | -       | R      | 1                                              |       |          |
| FP negate (s or d)                | neg.    | 135-52 | +                                              |       |          |
| FP convert (w, s, or d)           | cvt.f.f | R      | +                                              |       |          |
| FP compare un (s or d)            | c.xn.f  | R      |                                                |       |          |

FIGURE 3.27 Remaining MIPS-32 and Pseudo MIPS instruction sets. *f* means single (s) or double (d) precision floating-point instructions, and *s* means signed and unsigned (u) versions. MIPS-32 also has FP instructions for multiply and add/sub (madd.f/ msub.f), ceiling (ceil.f), truncate (trunc.f), round (round.f), and reciprocal (recip.f). The underscore represents the letter to include to represent that datatype.

| Core MIPS                  | Name  | Integer | Fl. pt. | Arithmetic core + MIPS-32      | Name     | Integer | Fl. pt.        |
|----------------------------|-------|---------|---------|--------------------------------|----------|---------|----------------|
| add                        | add   | 0.0%    | 0.0%    | FP add double                  | add.d    | 0.0%    | 10.6%          |
| add immediate              | addi  | 0.0%    | 0.0%    | FP subtract double             | sub.d    | 0.0%    | 4.9%           |
| add unsigned               | addu  | 5.2%    | 3.5%    | FP multiply double             | mul.d    | 0.0%    | 15.0%          |
| add immediate unsigned     | addiu | 9.0%    | 7.2%    | FP divide double               | div.d    | 0.0%    | 0.2%           |
| subtract unsigned          | subu  | 2.2%    | 0.6%    | FP add single                  | add.s    | 0.0%    | 1.5%           |
| AND                        | AND   | 0.2%    | 0.1%    | FP subtract single             | sub.s    | 0.0%    | 1.8%           |
| AND immediate              | ANDi  | 0.7%    | 0.2%    | FP multiply single             | mul.s    | 0.0%    | 2.4%           |
| OR                         | OR    | 4.0%    | 1.2%    | FP divide single               | div.s    | 0.0%    | 0.2%           |
| OR immediate               | ORi   | 1.0%    | 0.2%    | load word to FP double         | 1.d      | 0.0%    | 17.5%          |
| NOR                        | NOR   | 0.4%    | 0.2%    | store word to FP double        | s.d      | 0.0%    | 4.9%           |
| shift left logical         | s11   | 4.4%    | 1.9%    | load word to FP single         | 1.s      | 0.0%    | 4.2%           |
| shift right logical        | sr1   | 1.1%    | 0.5%    | store word to FP single        | s.s      | 0.0%    | 1.1%           |
| load upper immediate       | lui   | 3.3%    | 0.5%    | branch on floating-point true  | bc1t     | 0.0%    | 0.2%           |
| load word                  | 1w    | 18.6%   | 5.8%    | branch on floating-point false | bclf     | 0.0%    | 0.2%           |
| store word                 | SW    | 7.6%    | 2.0%    | floating-point compare double  | c.x.d    | 0.0%    | 0.6%           |
| load byte                  | 1bu   | 3.7%    | 0.1%    | multiply                       | mul      | 0.0%    | 0.2%           |
| store byte                 | sb    | 0.6%    | 0.0%    | shift right arithmetic         | sra      | 0.5%    | 0.3%           |
| branch on equal (zero)     | beq   | 8.6%    | 2.2%    | load half                      | Thu      | 1.3%    | 0.0%           |
| branch on not equal (zero) | bne   | 8.4%    | 1.4%    | store half                     | sh       | 0.1%    | 0.0%           |
| jump and link              | jal   | 0.7%    | 0.2%    |                                | -Arecens | - (t    | F11 100000-000 |
| jump register              | jr    | 1.1%    | 0.2%    |                                |          |         |                |
| set less than              | slt   | 9.9%    | 2.3%    | 1                              |          |         |                |
| set less than immediate    | slti  | 3.1%    | 0.3%    |                                |          |         |                |
| set less than unsigned     | sltu  | 3.4%    | 0.8%    |                                |          |         |                |
| set less than imm. uns.    | sltiu | 1.1%    | 0.1%    |                                |          |         |                |

FIGURE 3.28 The frequency of the MIPS instructions for SPEC CPU2006 integer and floating point. All instructions that accounted for at least 0.2% of the instructions are included in the table. Pseudoinstructions are converted into MIPS-32 before execution, and hence do not appear here.

### Who Cares About FP Accuracy?

- Important for scientific code
  - But for everyday consumer use?
    - "My bank balance is out by 0.0002¢!" ⊗
- The Intel Pentium FDIV bug
  - The market expects accuracy
  - See Colwell, The Pentium Chronicles

## **Concluding Remarks**

- Bits have no inherent meaning
  - Interpretation depends on the instructions applied
- Computer representations of numbers
  - Finite range and precision
  - Need to account for this in programs

# **Concluding Remarks**

- ISAs support arithmetic
  - Signed and unsigned integers
  - Floating-point approximation to reals
- Bounded range and precision
  - Operations can overflow and underflow
- MIPS ISA
  - Core instructions: 54 most frequently used
    - 100% of SPECINT, 97% of SPECFP
  - Other instructions: less frequent